

Kirby K. H. Smithe,<sup>†©</sup> Saurabh V. Suryavanshi,<sup>†</sup> Miguel Muñoz Rojo,<sup>†</sup> Aria D. Tedjarati,<sup>†</sup> and Eric Pop<sup>\*,†,‡,§</sup>

<sup>†</sup>Department of Electrical Engineering, <sup>‡</sup>Department of Materials Science and Engineering, and <sup>§</sup>Precourt Institute for Energy, Stanford University, Stanford, California 94305, United States

Supporting Information

**ABSTRACT:** Despite much interest in applications of twodimensional (2D) fabrics such as  $MoS_2$ , to date most studies have focused on single or few devices. Here we examine the variability of hundreds of transistors from monolayer  $MoS_2$ synthesized by chemical vapor deposition. Ultraclean fabrication yields low surface roughness of ~3 Å and surprisingly low variability of key device parameters, considering the atomically thin nature of the material. Threshold voltage variation and very low hysteresis suggest variations in charge density and traps as low as ~ $10^{11}$  cm<sup>-2</sup>. Three extraction methods (field-effect, Y-function, and



effective mobility) independently reveal mobility from 30 to 45 cm<sup>2</sup>/V/s (10th to 90th percentile; highest value ~48 cm<sup>2</sup>/V/s) across areas >1 cm<sup>2</sup>. Electrical properties are remarkably immune to the presence of bilayer regions, which cause only small conduction band offsets (~55 meV) measured by scanning Kelvin probe microscopy, an order of magnitude lower than energy variations in Si films of comparable thickness. Data are also used as inputs to Monte Carlo circuit simulations to understand the effects of material variability on circuit variation. These advances address key missing steps required to scale 2D semiconductors into functional systems.

KEYWORDS: MoS<sub>2</sub>, chemical vapor deposition, variability, mobility, threshold voltage, band offsets

s the study of two-dimensional (2D) materials continues into its second decade, functionality beyond individual devices is gaining importance and being explored in the form of simple circuits implemented in graphene<sup>1-3</sup> and transition-metal dichalcogenides (TMDs).<sup>4,5</sup> Further implementation of realistic systems based on 2D semiconductor TMDs must rely on large-area films grown, e.g., by chemical vapor deposition (CVD). Recent studies have shown steady and increasing improvement in metrics such as mobility and contact resistance for CVD-grown MoS<sub>21</sub><sup>6,7</sup> facilitated in part by recent progress in transfer<sup>8–10</sup> and CVD processes.<sup>11–15</sup> However, CVD-grown monolayer (1L) semiconductors present distinctive sources of variability, such as crystal orientation, grain boundaries, and small islands of bilayer (2L) regions. Only a few TMD studies have looked beyond individual devices,<sup>16,17</sup> and a thorough investigation into intrinsic material variability, its physical origins, and how it will affect system performance is presently lacking.

Herein we explore this variability for important metrics such as threshold voltage  $(V_T)$ , charge trap density  $(n_t)$ , current max/min ratio, mobility, and hysteresis (H) of hundreds of transistors fabricated from >1 cm<sup>2</sup> areas of CVD-grown monolayer MoS<sub>2</sub> films. These 2D fabrics achieve metrics (*e.g.*, low hysteresis, high mobility) on par with or better than other CVD-grown films reported to date. In addition, we find that the electrical effects of TMD thickness variation (*e.g.*, 1L to 2L) are an order of magnitude less severe than would be expected for silicon films of comparable thickness. We also use our data as inputs for Monte Carlo simulations of standard logic cells and analyze the effect that intrinsic material variability has on key system properties, including energy consumption and delay. Such insight into the variability of 2D semiconductors is crucial for future applications, and for comparison to technologies such as ultrathin body silicon-on-insulator (UTB SOI) or oxide semiconductors which could potentially be replaced or complemented by TMDs.<sup>18–21</sup>

## **RESULTS AND DISCUSSION**

As shown in Figure 1, we employ large-area MoS<sub>2</sub> films grown by CVD directly on  $t_{\rm ox} = 30$  nm SiO<sub>2</sub> on cm-scale Si substrates, which also serve as back gates. The CVD growth details are reported in the Methods section and ref 15. The back gate oxides have measured  $C_{\rm ox} \approx 116$  nF/cm<sup>2</sup> and negligible leakage

 Received:
 June 12, 2017

 Accepted:
 July 11, 2017

 Published:
 July 11, 2017

www.acsnano.org



Figure 1. (a) Optical image near the edge of the growth substrate. Darker, triangular MoS<sub>2</sub> grains can be seen (typically >100  $\mu$ m across) and lighter areas are SiO<sub>2</sub>. (b) Image of continuous MoS<sub>2</sub> fabric near the center of growth substrate. Inset: Raman spectra of the MoS<sub>2</sub> and a fabricated FET channel, showing no change. (c) Optical image of a portion of the chip with finished devices. (d) SEM image of a MoS<sub>2</sub> FET with Ag/Au contacts, from which L and W are measured. (e) Schematic of FETs, labeling dimensions, and biasing scheme. (f) Forward and backward  $I_D - V_{GS}$  data at  $V_{DS} = 1.0$  V for the device in Figure 1d, plotted in both linear (blue) and logarithmic (red) scale, revealing very low hysteresis. The dashed line on the linear data shows the extrapolation for the linear  $V_T$  extraction. Dashed lines on the log data correspond to  $I_{off} = 100$  nA/ $\mu$ m. This illustrates how different  $V_T$  can be obtained from linear extrapolation and constant-current methods.

up to 25 V (see Supporting Information Figure S1). The cm<sup>2</sup> MoS<sub>2</sub> films are continuous large-grain 1L with a small fraction being bilayer (2L) regions, as shown in Figure 1a,b. Optical lithography is used to fabricate hundreds of field-effect transistors (FETs) of varying length and width (*L* and *W*) on a single chip, as seen in Figure 1c, and fabrication details are provided in the Methods section and Supporting Information section B. A top-view scanning electron microscope (SEM) image and a cartoon of the device geometry are shown in Figure 1d,e, respectively. Small 2L regions ( $\leq 0.5 \ \mu m^2$ ) are visible in the channel, which is itself a single 1L crystal, as the grain size of these films is ~100  $\mu m$ .

Electrical Measurements. Direct current (DC) electrical characteristics of 200 devices were measured to give statistical data for threshold voltage  $V_{\rm T}$ , density of charge traps  $n_{\rm tr}$ hysteresis H,  $I_{max}/I_{min}$  current ratio, and three definitions of mobility: field-effect  $\mu_{\text{FE}}$ , Y-function  $\mu_{\text{Y}}$ , and effective mobility  $\mu_{\rm eff}$  (see Methods). Such data consist primarily of forwardbackward  $I_D - V_{GS}$  sweeps (at  $V_{DS}$  = 0.1 and 1.0 V), as shown in Figure 1f.  $V_{\rm T}$  was extracted using four methods from the  $I_{\rm D}-V_{\rm GS}$  sweeps:<sup>22,23</sup> linear extrapolation, constant-current (CC),  $(I_{\rm D})^{1/2}$ , and Y-function methods. Only the well-known linear extrapolation method is analyzed in depth here, as its variation directly corresponds to variation in charge density. An upper bound of  $n_{\rm t} = \Delta V_{\rm T} C_{\rm ox} / q$  is estimated conservatively by finding the difference  $\Delta V_{\mathrm{T}}$  between forward and backward sweeps,<sup>24</sup> where q is the elementary charge. The ratio of maximum to minimum current is  $I_{max}/I_{min}$ , employed here because the "on/ off ratio" is not well-defined without given voltage rails in a circuit (see Supporting Information Figure S5). The  $\mu_{\rm FE}$  is proportional to the maximum transconductance  $(g_m = \partial I_D)$  $\partial V_{GS}$ ), as  $\mu_{FE} = g_m L (WC_{ox}V_{DS})^{-1}$ . *H* is the maximum measured difference in constant-current voltage from the forward and backward sweeps across the entire linear portion of the curve (note that it is very small for our devices). We also quantify W

and *L*, the fabricated device widths and lengths as measured by SEM (summarized in Supporting Information Figure S7).

For all 200 devices, we calculate the mean and standard deviation of these device variability parameters, exemplified in Figure 2a–f with histograms and Gaussian or log-normal fits to the distributions for  $V_{\rm DS}$  = 1.0 V. (Similar data taken for  $V_{\rm DS}$  = 0.1 V are given in Supporting Information section D.) Figure 2a shows the extracted  $V_{\rm T}$  as defined by the CC method (with  $I_{\rm off}$  = 100 nA/ $\mu$ m, based on high-performance device specifications of the International Technology Roadmap for Semiconductors)<sup>25</sup> and by linear extrapolation for the forward sweep. [ $V_{\rm T}$  extraction from ( $I_{\rm D}$ )<sup>1/2</sup> and Y-function methods are shown in Supporting Information Figure S2.] We find the  $V_{\rm T}$  distributions for all four definitions to be Gaussian, and the standard deviation for the linear extrapolation  $s_{V_{\rm T}}$  = 1.10 V corresponds to a variation in charge carrier density by  $s_n = s_{V_{\rm T}} C_{\rm ox}/q = 8 \times 10^{11} {\rm cm}^{-2}$ .

To put these values in context, we note that they correspond to our monolayer (6.15 Å thin)  $MoS_2$  with the back gate oxide thickness used here,  $t_{ox} = 30$  nm. These charge variations are very small and already lower than those predicted for 2 nm thick UTB SOI silicon FETs,<sup>26</sup> which are expected to have  $s_n \approx$  $1.5 \times 10^{12}$  cm<sup>-2</sup> due to body thickness variation alone, for the corresponding  $s_{V_T}$  and equivalent oxide thickness (EOT). In other words, if the EOT of our devices were scaled to 0.9 nm, our MoS<sub>2</sub> devices would have  $s_{V_T} = 33 \text{ mV} \text{ across } >1 \text{ cm}^2 \text{ areas}$ , suggesting that such CVD-grown 2D semiconductors today already have lower variability issues than silicon films only a few nm thick. For 2D semiconductors, these metrics could be improved with additional growth and process improvements, but for ultrathin silicon films, these are fundamentally limited by thickness variation and random dopant fluctuations. Thus, by its 2D nature, MoS<sub>2</sub> circumvents many issues faced by a 3D semiconductor (like Si) in UTB SOI, for which manufacturable



Figure 2. Histograms and distribution fits of statistical data. (a)  $V_{\rm T}$  for both the linear extrapolation (blue) and constant-current ( $I_{\rm off}$  = 100 nA/ $\mu$ m, red) methods. (b)  $n_{\rm t}$  as estimated from  $\Delta V_{\rm T}$ . (c) Hysteresis in forward-backward  $I_{\rm D}-V_{\rm GS}$  sweeps, which we observe to follow a log-normal distribution. Top horizontal axis shows the very small hysteresis expected if the EOT is scaled to 0.9 nm. (d)  $I_{\rm max}/I_{\rm min}$  is also log-normal, since subthreshold current is exponentially dependent on  $V_{\rm T}$ . (e and f) Histogram of mobility values as extracted from (e) the field-effect and (f) the Y-function approach. Note that  $\mu_{\rm Y} > \mu_{\rm FE}$  in all cases due to the differences in extractions methods.

solutions are not currently known beyond the 5 nm technology node.

 $\Delta V_{
m T}$  for our devices is also Gaussian, with a mean value of  $\langle \Delta V_{\rm T} \rangle$  = 0.16 V, corresponding to  $n_{\rm t}$  = 1.1 × 10<sup>11</sup> cm<sup>-2</sup>, as summarized in Figure 2b. This value implies that lower densities of charge traps are present in high-quality CVD-grown  $MoS_2$  (and at the SiO<sub>2</sub> interface) than previously suggested for some exfoliated samples.<sup>27,28</sup> A further indication of charge trapping is the measured constant-current hysteresis  $H_{r}^{29}$  which we find to have a mean and standard deviation  $\langle H \rangle = 0.14$  V and  $s_{\rm H}$  = 0.07 V (Figure 2c), indicating that our devices are largely independent of their own bias history for electric fields up to 0.25 V/ $\mu$ m laterally and 1 V/nm vertically. For the decile of devices with the lowest hysteresis, these 20 all demonstrated  $H \leq 50$  mV. While these values are obtained for  $t_{\rm ox} = 30$  nm, scaling to an EOT = 0.9 nm would give a very small average  $\langle H \rangle \approx 4.2$  mV, as shown along the top horizontal axis of Figure 2c. This is much smaller than the supply voltages of modern circuits, and thus large-scale implementation of CVD-grown MoS<sub>2</sub> is already not hindered by intrinsic variability today, provided the EOT is scaled accordingly.

Figure 2d reveals that the measured  $I_{\rm max}/I_{\rm min}$  ratio follows a log-normal distribution. This is unsurprising given that  $s_{V_{\rm T}}$  is normally distributed and the subthreshold current  $I_{\rm sub} \propto \exp(V_{\rm GS} - V_{\rm T})$ .<sup>30</sup> For our devices, the median measured  $I_{\rm max}/I_{\rm min} = 5.3 \times 10^6$  A/A, keeping in mind that actual current ratios could be higher, as  $I_{\rm min}$  can be limited by the measurement noise floor (~ pA here, as seen in Figure 1f). Additional visualizations of these data and the rest that follow are available in the Supporting Information sections C and D, in the form of cumulative distribution functions and box-and-whisker plots.

In order to decouple the measured electrical variation from geometric variation, all devices were measured by SEM to obtain precise values for *L* and *W*. Figure 2e shows the field-effect mobility distribution, with mean  $\langle \mu_{\rm FE} \rangle = 34.2 \text{ cm}^2/\text{V/s}$  and standard deviation  $s_{\mu_{\rm FE}} = 3.6 \text{ cm}^2/\text{V/s}$ , which yields a

coefficient of variation  $CV_{\mu} = s_{\mu}/\langle \mu_{FE} \rangle = 0.10$ . *W* and *L*, on the other hand (Supporting Information Figure S7), were measured to have  $CV_W = 0.01$  and  $CV_L = 0.05$ . This implies that, given nominal values of *L* and *W*, the CV for nominal  $\mu_{FE}$  based on what the dimensions of the devices should be (rather than what they actually *are*) is<sup>31</sup>  $(CV_L^2 + CV_W^2 + CV_\mu^2)^{1/2} = 0.12$ . In other words, variations in lithographic features here are sufficiently small that the device behavior has a variation only 2% larger when assuming *L* and *W* are their average values from lithography. Indeed, this is exactly what we observe: When assuming that *L* and *W* are their average values and repeating the analysis,  $\langle \mu_{FE} \rangle$  remains 34.2 cm<sup>2</sup>/V/s while the standard deviation  $s_{\mu_{FE}}$  slightly increases to 4.1 cm<sup>2</sup>/V/s, resulting in CV = 0.12 (see Supporting Information Figure S8).

To further analyze mobility, we employ the Y-function method, (see ref 23 and Supporting Information section E), whereby we calculate  $\mu_{\rm Y} = 38.2 \pm 8.8 \, {\rm cm}^2/{\rm V/s}$  and  $R_{\rm CY} = 3.0 \pm 1.4 \, {\rm k}\Omega \cdot \mu {\rm m}$  (see Figure 2f and Supporting Information Figure S9), where the uncertainties here are indicative of two standard deviations (95% inclusive). We note that this estimation of contact resistance is an upper bound and that the true  $R_{\rm C}$  could be lower. The 10th to 90th percentile of mobilities extracted by the field-effect and Y-function methods ranges from 30 to 45 cm<sup>2</sup>/V/s (highest value ~48 cm<sup>2</sup>/V/s from the Y-function approach). Additionally, we note that the mobility extracted from the Y-function approach is slightly higher than the other methods because the Y-function typically gives a higher  $V_{\rm T}$  than the linear extrapolation method.<sup>32</sup>

Linear and log-scale data for the sheet conductance  $[\sigma_{\rm SH} = I_{\rm D}L/(V_{\rm DS}W)]$  of an example 30 of our devices are plotted in Figure 3a and its inset, respectively, at  $V_{\rm DS} = 0.1$  V. These types of measurements across the entire data set were used for pseudo-transfer length method (pTLM) analysis. Unlike the linear TLM, where resistances of several channel lengths are measured along the same material strip with shared contacts,<sup>33</sup> for the pTLM we measure resistances ( $R_{\rm TOT}$ ) of all our devices



Figure 3. (a) Sheet conductance  $\sigma_{\text{SH}}$  vs  $V_{\text{GS}}$  for a representative sample of 30 devices. The inset shows the same data displayed in log scale. The  $V_{\text{T}}$  variation seen here corresponds to a subset of that recorded in Figure 2a. The EOT here is 30 nm, however if this were scaled to 0.9 nm, these MoS<sub>2</sub> devices would have  $s_{V_{\text{T}}} = 33 \text{ mV}$  across >1 cm<sup>2</sup> areas (see text). (b) Pseudo-TLM (pTLM) analysis showing measured  $R_{\text{TOT}}$  vs L (symbols) for the 10th through 90th percentile of devices at n = 4 to  $18 \times 10^{12} \text{ cm}^{-2}$ , with linear regression fits. The color gradient marks the increasing carrier density. The slope of the linear fits corresponds to the sheet resistance  $R_{\text{SH}} = (qn\mu_{\text{eff}})^{-1}$ , and the abscissa intercept is  $2R_{\text{C}}$ . (c)  $R_{\text{C}}$  vs *n* as extracted from the pTLM, with error bars reflecting 95% confidence intervals and a minimum of 730  $\Omega$ ·µm at  $n \approx 1.3 \times 10^{13} \text{ cm}^{-2}$ .

with various L and W distributed across the chip, constructing the scatter plot in Figure 3b. We fit the linear regression lines to the 10th through 90th percentiles of devices, noting that  $R_{TOT}$ distributions are Gaussian with respect to L and W. The vertical intercept of the pTLM line fits is twice the contact resistance, and the slope is the sheet resistance, which can be used to estimate the effective mobility. In Figure 3c this analysis yields values for  $\mu_{\text{eff}} = 33.8 \pm 2.8 \text{ cm}^2/\text{V/s}$  and  $R_{\text{C}} = 1.0 \pm 2.6 \text{ k}\Omega \cdot \mu\text{m}$ at  $n = 1.8 \times 10^{13}$  cm<sup>-2</sup>, where the uncertainties reflect 95% confidence intervals in the fitting. We note that despite the uncertainty of contact resistance in the pTLM method, the range of  $R_{\rm C}$  reported in this work for all extraction methods is among the best reported today for monolayer, undoped MoS<sub>2</sub>. We attribute these results to the cleanliness of our process conditions and the use of Ag/Au contacts deposited in ultrahigh vacuum (see Supporting Information Section B).

It is important to emphasize that all figures of merit discussed here are for monolayer, CVD-grown  $MoS_{2^{\prime}}$  a sub-1 nm thin semiconductor. In contrast, silicon has an effective mobility of ~2 cm<sup>2</sup>/V/s for comparable thickness and carrier densities<sup>34</sup> due to strong surface roughness scattering and atomic-scale thickness fluctuations. However, it is evident even from micronscale devices that improvements in contact engineering are currently the greatest issue facing the scaling of TMD systems from a device perspective. The contact resistance achieved here on a large scale is of the order 1.0 k $\Omega \cdot \mu m$  for  $n \ge 10^{13}$  cm<sup>-2</sup>, among the best reported for a monolayer semiconductor without deliberate doping. This must be further lowered by up to an order of magnitude, as devices <100 nm would be ~50% contact dominated with similar contacts.<sup>33</sup>

**Surface Imaging and Analysis.** To gain physical insight into why our  $MoS_2$  devices show relatively low variation given the atomically thin nature of this material, we perform measurements including atomic force microscopy (AFM), scanning Kelvin probe microscopy (SKPM), and SEM analysis of grain boundaries on the fabricated devices. The surface roughness of our  $MoS_2$  FETs is quantified *via* AFM including the 2L regions as shown in Figure 4a, and the root-mean-square (RMS) value is only 3 Å (Figure 4b) *after fabrication*, which is near the limit of AFM capabilities and comparable to similar measurements on freshly exfoliated  $MoS_2$  on  $SiO_2$ .<sup>35</sup> We attribute this low roughness as well as the negligible hysteresis and low variability of our devices in part to our growth and processing methods (Supporting Information section B), which yield devices remarkably free of cracks, wrinkles, or photoresist residue. The small tail at the upper end of the curve in Figure 4b is due to the 2L regions, and the distribution does not change if sampling over the entire FET channel. Figure 4c shows the 1L–2L junction step height measured by AFM is  $\Delta z_{1L-2L} \approx 6$  Å, in agreement with the two Gaussian fits in Figure 4b as well as the 6.15 Å MoS<sub>2</sub> layer separation observed by neutron diffraction studies on bulk samples.<sup>36</sup>

SKPM imaging in Figure 4d,e reveals the contact potential difference (CPD) at 1L-2L boundaries is only ~55 meV, confirming recent studies which have shown that 1L-2L MoS<sub>2</sub> conduction band (CB) offsets are relatively small,  $\Delta E_{CB} \sim 2k_BT$ at room temperature.<sup>37,38</sup> The surface potential "jumps" at the 2L edges are due to the higher reactivity of the edges,<sup>39,40</sup> ostensibly from adsorbates accumulated during long SKPM measurements in air. To compare these findings with variability in ultrathin silicon, we turn to Figure 4f. This illustrates that  $\Delta E_{CB}$  in MoS<sub>2</sub> is over an order of magnitude smaller than CB offsets calculated for comparable thickness variation (1L vs 2L) in Si, which are  $\sim 0.7$  eV depending on crystal orientation.<sup>41,42</sup> Thus, in addition to robustness against short-channel effects in ultrathin body transistors, 1L MoS<sub>2</sub> films also offer natural robustness to fluctuations in  $V_{\rm T}$  and on-state electron density caused by thickness irregularities. For n-type applications the CB variation is nearly negligible at room temperature, since the majority of the potential discontinuity occurs in the valence band of MoS<sub>2</sub>.<sup>37</sup> Other monolayer semiconductors will need to be similarly evaluated for variation (or lack thereof) in p-type applications.

SEM images of our fabricated FETs (such as Figure 1d) also reveal that, out of 200 channels with ~10  $\mu$ m<sup>2</sup> area, 116 are single-crystal, 75 have a single grain boundary (GB), and 9 have two GBs. However, the presence of GBs does not appear to affect device performance to a significant degree, consistent with previous results.<sup>43</sup> Similar to 1L–2L junctions, Huang *et al.* (ref 37) found that CB offsets at GBs are also small and most energy discontinuities occur in the valence band. Note that all our measured device variability *includes* random distributions of 2L islands and ~40% of our devices have at least one GB. We do not observe bi- or trimodal distributions in our data and thus conclude (supported by our and others' surface analysis) that the electrical variability introduced by small 2L regions and GBs is minimal for n-type monolayer MoS<sub>2</sub> nanofabrics operating at room temperature.



Figure 4. (a) AFM image of the edge of a fabricated channel, showing small 2L regions. (b) Probability distribution of height measurements for the blue boxed region in (a). The full-width at half-maximum (fwhm) is twice the measured RMS roughness, ~3 Å, including the 2L islands. (c) The height profile of the 1L-2L step shows  $\Delta z_{1L-2L} \approx 6$  Å. (d) SKPM image of a fabricated channel. (e) Contact potential difference (CPD) across a 1L-2L junction, revealing ~55 mV offset. (f) Schematic energy band diagrams at a 1L-2L MOS<sub>2</sub> junction and for Si films with comparable thickness variation. The conduction band (CB) variation of MOS<sub>2</sub> is over an order of magnitude smaller, making this material much more immune to thickness variation than ultrathin "bulk" semiconductors such as Si.

Circuit Modeling of Variation. We now use our measured device-to-device variation to predict its possible impact on circuit performance and variability. To this end, we perform Monte Carlo simulations of standard cells for transistor technologies with channel length L = 16-500 nm. For simplicity, we restrict our analysis to two-input NAND and NOR gates with channel widths of 1  $\mu$ m and loaded with 1 pF output capacitance. (Schematics are shown in Supporting Information Figure S13.) This methodology, however, can be easily extended to any standard cell made from 2D transistors. To perform this analysis, we rely on our physics-based compact model developed for 2D semiconductor FETs44,45 which includes fringing capacitances, contact resistance, saturation velocity, device self-heating, and proper electrostatics. The model is fit to our experimental data, but otherwise assumes  $R_{\rm C}$ and EOT based on Technology Roadmap specifications,<sup>25</sup> with  $I_{\rm off}$  = 100 nA/ $\mu$ m for high-performance applications. Specifically,  $R_{\rm C}$  varies from 188 to 200  $\Omega{\cdot}\mu{\rm m},$  and EOT varies from 0.8 to 5 nm (see Supporting Information sections F and G). To achieve complementary logic, we mimic p-type transistors using the device parameter distributions of the n-type transistor. We do, however, consider other material parameters such as the hole effective mass and the band structure consistent with ptype transport in MoS<sub>2</sub>.

For each technology (with channel lengths of 16, 32, 65, and 500 nm), we simulate 600 standard cells to obtain statistically significant data. The Monte Carlo engine assigns the device  $\mu_{\text{eff}}$  with a Gaussian distribution mimicking the experimental data of  $\mu_{\text{FE}}$ . Similar Gaussian distributions with CV = 0.1 are assumed for saturation velocity ( $v_{\text{sat}}$ ),  $R_{\text{C}}$ , and carrier density variation ( $s_n$ ). The variation of mobility is independent of channel length because the devices are in the diffusive transport regime<sup>44</sup> and the MoS<sub>2</sub> thickness is the same (monolayer). Variation in threshold voltage  $V_{\text{T}}$  is incorporated through the dependence on carrier density variation and EOT scaling with

channel length ( $s_{V_T} = qs_n/C_{ox}$ ). To simulate the worst-case scenario, we assume negligible covariance between different inputs.

We quantify the standard cell delays by simulating rise and fall times and define the output rise (fall) time from 10% (90%) of the supply voltage  $V_{\rm DD}$  to 90% (10%) of  $V_{\rm DD}$ . In Figure 5a, we show a sample of 10 different simulations of rising two-input NAND gate output with 65 nm transistors. For the same standard cell, rise and fall times are extracted from 600 Monte Carlo simulations as shown in Figure 5b. (Additional distributions can be found in Supporting Information Figure S14.) We further quantify the standard cell variation in terms of CV for rise and fall times. As shown in Figure 5c,d, the delay CV < 0.1 for channel lengths down to 16 nm for two-input NAND and two-input NOR gates. This contrasts with other low-dimensional technologies such as carbon nanotubes, where the variation can be significant and requires special processing steps to make useable systems.<sup>46–48</sup>

### **CONCLUSIONS**

In summary, we examined the variability of 2D semiconducting nanofabrics and devices based on CVD-grown monolayer MoS<sub>2</sub>. Ultraclean fabrication led to low surface roughness of ~3 Å and surprisingly low variability of key device parameters (such as mobility and threshold voltage) considering the subnanometer thickness of the material. Small variations can come from 1L–2L junctions and grain boundaries, but *n*-type MoS<sub>2</sub> is naturally immune to these as energy variations are small in its conduction band (~55 meV ~  $2k_{\rm B}T$  at room temperature). In contrast, conduction band variation in silicon films with comparable thickness is estimated to be ~0.7 eV. Across >1 cm<sup>2</sup> continuous MoS<sub>2</sub> films, the mobility measured by several techniques ranges from 30 to 45 cm<sup>2</sup>/V/s (10th to 90th percentile; highest value ~48 cm<sup>2</sup>/V/s), and the contact resistance is of the order 1 k $\Omega$ · $\mu$ m at carrier densities >10<sup>13</sup>



Figure 5. Monte Carlo simulations of standard logic cells using the experimentally measured device variation. (a) Simulated output demonstrating the rise time in two-input NAND gates. We show output waveforms of 10 simulations from over 600 simulations for visual clarity. Red dashed lines represent 10% of  $V_{\rm DD}$  and 90% of  $V_{\rm DD}$ . (b) Extracted rise times ( $\tau_{\rm rise}$ ) and fall times ( $\tau_{\rm fall}$ ) for 600 NAND gates are shown by black symbols. The performance corners simulated for  $\langle \mu_{\rm FE} \rangle \pm 2s_{\mu_{\rm FE}}$  are shown in red diamonds. Additional plots are shown in Supporting Information Figure S14. (c and d) CV in rise times and fall times for NAND and NOR standard cells. The variation in average delay is shown by black lines.

cm<sup>-2</sup>. These values are among the best obtained to date for undoped monolayer CVD-grown 2D semiconductors. We also used the statistical data as inputs to Monte Carlo simulations to explore how such variations might affect system performance and find the standard cell delay CV < 0.1 for channels down to 16 nm. This study provides key missing steps in the quest to scale 2D semiconductors from materials and devices to realistic system implementations.

#### **METHODS**

**Growth Procedure.** Monolayer (1L) MoS<sub>2</sub> is grown in  $\sim$ cm<sup>2</sup> films directly on SiO<sub>2</sub>/Si substrates by chemical vapor deposition as described in ref 15. In short, 30  $\mu$ L of 100  $\mu$ M perylene-3,4,9,10 tetracarboxylic acid tetrapotassium salt (PTAS) is decorated around the edges of the HMDS-treated substrate in 2.5  $\mu$ L droplets and dried on a hot plate. Solid sulfur is loaded into a 2 in. tube furnace upstream of the reaction zone, where the substrate is placed face-down over ~0.5 mg of solid MoO<sub>3</sub>. After pumping the tube to base pressure, Ar is used to bring the pressure to 760 Torr before reducing the flow rate to 30 sccm. The furnace is then ramped to 850 °C and held there for 15 min before being allowed to cool back to room temperature.

**Device Fabrication and Measurement.** All device fabrication is performed in the Stanford Nanofabrication Facility and Stanford Nano Shared Facilities as detailed in Supporting Information section B. Optical lithography is employed to define probe pads, electrical contacts, and channel sizes in three separate steps. O<sub>2</sub> plasma (10 W) is used to etch the MoS<sub>2</sub> away for channel definition before probe pad deposition. Ag/Au is used as a planar contact to the MoS<sub>2</sub> to achieve low contact resistance. Finally, the substrate is loaded into a vacuum probe station ( $\sim 10^{-5}$  Torr) and annealed at 250 °C for 2 h, then allowed to cool to room temperature before measurements are performed *in situ*.

Monte Carlo Simulations. A variability model to capture the coefficient of variation of material properties is developed using the experimental data. The Python-based Monte Carlo engine generates

600 samples for each simulation case. The transistors are modeled based on the S2DS model.<sup>45</sup> The circuit simulations are performed using HSPICE, and the data were analyzed using MATLAB.

### ASSOCIATED CONTENT

### **S** Supporting Information

The Supporting Information is available free of charge on the ACS Publications website at DOI: 10.1021/acsnano.7b04100.

Device processing details; additional statistical data; Monte Carlo simulation details (PDF)

### AUTHOR INFORMATION

#### **Corresponding Author**

\*E-mail: epop@stanford.edu.

#### ORCID 🔍

Kirby K. H. Smithe: 0000-0003-2810-295X Eric Pop: 0000-0003-0436-8534

#### Notes

The authors declare no competing financial interest.

#### ACKNOWLEDGMENTS

We thank A. J. Gabourie for fruitful discussions about hysteresis and charge traps. Work was performed at the Stanford Nanofabrication Facility (SNF) and Stanford Nano Shared Facilities (SNSF). This work was supported in part by the Air Force Office of Scientific Research (AFOSR) grant FA9550-14-1-0251, in part by the National Science Foundation (NSF) EFRI 2-DARE grant 1542883, the NCN-NEEDS program, which is funded by the NSF contract 1227020-EEC and by the Semiconductor Research Corporation (SRC), in part by the Systems on Nanoscale Information fabriCs (SONIC), one of six SRC STARnet Centers sponsored by MARCO and DARPA, and by the Stanford SystemX Alliance. K.S. acknowledges partial support from the Stanford Graduate Fellowship (SGF) program and NSF Graduate Research Fellowship under grant no. DGE-114747.

#### REFERENCES

(1) Wang, N. C.; Gonugondla, S. K.; Nahlus, I.; Shanbhag, N. R.; Pop, E. GDOT: A Graphene-Based Nanofunction for Dot-Product Computation. *IEEE Symp. VLSI Technol.* **2016**, DOI: 10.1109/ VLSIT.2016.7573377.

(2) Han, S.-J.; Garcia, A. V.; Oida, S.; Jenkins, K. A.; Haensch, W. Graphene Radio Frequency Receiver Integrated Circuit. *Nat. Commun.* **2014**, *5*, 3086.

(3) Grassi, R.; Gnudi, A.; Di Lecce, V.; Gnani, E.; Reggiani, S.; Baccarani, G. Boosting the Voltage Gain of Graphene FETs through a Differential Amplifier Scheme with Positive Feedback. *Solid-State Electron.* **2014**, *100*, 54–60.

(4) Chang, H.-Y.; Yogeesh, M. N.; Ghosh, R.; Rai, A.; Sanne, A.; Yang, S.; Lu, N.; Banerjee, S. K.; Akinwande, D. Large-Area Monolayer MoS<sub>2</sub> for Flexible Low-Power RF Nanoelectronics in the GHz Regime. *Adv. Mater.* **2016**, *28*, 1818–1823.

(5) Yu, L.; El-Damak, D.; Radhakrishna, U.; Ling, X.; Zubair, A.; Lin, Y.; Zhang, Y.; Chuang, M.-H.; Lee, Y.-H.; Antoniadis, D.; Kong, J.; Chandrakasan, A.; Palacios, T. Design, Modeling and Fabrication of CVD Grown MoS<sub>2</sub> Circuits with E-Mode FETs for Large-Area Electronics. *Nano Lett.* **2016**, *16*, 6349–6356.

(6) English, C. D.; Smithe, K. K. H.; Xu, R. L.; Pop, E. Approaching Ballistic Transport in Monolayer  $MoS_2$  Transistors with Self-Aligned 10 nm Top Gates. *IEEE Int. Electron Devices Meet.* **2016**, 5.6.1–5.6.4, DOI: 10.1109/IEDM.2016.7838355.

(7) Kappera, R.; Voiry, D.; Yalcin, S. E.; Jen, W.; Acerce, M.; Torrel, S.; Branch, B.; Lei, S.; Chen, W.; Najmaei, S.; Lou, J.; Ajayan, P. M.;

8461

Gupta, G.; Mohite, A. D.; Chhowalla, M. Metallic 1T Phase Source/ Drain Electrodes for Field Effect Transistors from Chemical Vapor Deposited MoS<sub>2</sub>. *APL Mater.* **2014**, *2*, 092516.

(8) Ma, D.; Shi, J.; Ji, Q.; Chen, K.; Yin, J.; Lin, Y.; Zhang, Y.; Liu, M.; Feng, Q.; Song, X.; Guo, X.; Zhang, J.; Zhang, Y.; Liu, Z. A Universal Etching-Free Transfer of MoS<sub>2</sub> Films for Applications in Photodetectors. *Nano Res.* **2015**, *8*, 3662–3672.

(9) Gurarslan, A.; Yu, Y.; Su, L.; Yu, Y.; Suarez, F.; Yao, S.; Zhu, Y.; Ozturk, M.; Zhang, Y.; Cao, L. Surface-Energy-Assisted Perfect Transfer of Centimeter-Scale Monolayer and Few-Layer MoS<sub>2</sub> Films onto Arbitrary Substrates. *ACS Nano* **2014**, *8*, 11522–11528.

(10) Lin, Z.; Zhao, Y.; Zhou, C.; Zhong, R.; Wang, X.; Tsang, Y. H.; Chai, Y. Controllable Growth of Large-Size Crystalline MoS<sub>2</sub> and Resist-Free Transfer Assisted with a Cu Thin Film. *Sci. Rep.* **2016**, *5*, 18596.

(11) Dumcenco, D.; Ovchinnikov, D.; Sanchez, O. L.; Gillet, P.; Alexander, D. T. L.; Lazar, S.; Radenovic, A.; Kis, A. Large-Area  $MOS_2$ Grown Using  $H_2S$  as the Sulphur Source. 2D Mater. 2015, 2, 044005.

(12) Dumcenco, D.; Ovchinnikov, D.; Marinov, K.; Lazić, P.; Gibertini, M.; Marzari, N.; Sanchez, O. L.; Kung, Y.-C.; Krasnozhon, D.; Chen, M.-W.; Bertolazzi, S.; Gillet, P.; Fontcuberta i Morral, A.; Radenovic, A.; Kis, A. Large-Area Epitaxial Monolayer MoS<sub>2</sub>. ACS Nano **2015**, 9, 4611–4620.

(13) Lee, Y.-H.; Yu, L.; Wang, H.; Shi, Y.; Huang, J.; Chang, T.; Chang, C.; Dresselhaus, M. S.; Palacios, T.; Li, L.; Kong, J. Synthesis and Transfer of Single Layer Transition Metal Disulfides on Diverse Surfaces. *Nano Lett.* **2013**, *13*, 1852–1857.

(14) Ling, X.; Lee, Y.-H.; Lin, Y.; Fang, W.; Yu, L.; Dresselhaus, M. S.; Kong, J. Role of the Seeding Promoter in  $MoS_2$  Growth by Chemical Vapor Deposition. *Nano Lett.* **2014**, *14*, 464–472.

(15) Smithe, K. K. H.; English, C. D.; Suryavanshi, S. V.; Pop, E. Intrinsic Electrical Transport and Performance Projections of Synthetic Monolayer  $MoS_2$  Devices. 2D Mater. **2017**, 4, 011009.

(16) Wachter, S.; Polyushkin, D. K.; Bethge, O.; Mueller, T. A. Microprocessor Based on a Two-Dimensional Semiconductor. *Nat. Commun.* **2017**, *8*, 14948.

(17) Kang, K.; Xie, S.; Huang, L.; Han, Y.; Huang, P. Y.; Mak, K. F.; Kim, C.-J.; Muller, D.; Park, J. High-Mobility Three-Atom-Thick Semiconducting Films with Wafer-Scale Homogeneity. *Nature* **2015**, *520*, 656–660.

(18) Alam, K.; Lake, R. K. Monolayer Transistors Beyond the Technology Road Map. *IEEE Trans. Electron Devices* **2012**, *59*, 3250–3254.

(19) Agarwal, T.; Yakimets, D.; Raghavan, P.; Radu, I.; Thean, A.; Heyns, M.; Dehaene, W. Benchmarking of  $MoS_2$  FETs with Multigate Si-FET Options for 5 nm and Beyond. *IEEE Trans. Electron Devices* **2015**, *62*, 4051–4056.

(20) Majumdar, K.; Hobbs, C.; Kirsch, P. D. Benchmarking Transition Metal Dichalcogenide MOSFET in the Ultimate Physical Scaling Limit. *IEEE Electron Device Lett.* **2014**, *35*, 402–404.

(21) Ni, Z.; Ye, M.; Ma, J.; Wang, Y.; Quhe, R.; Zheng, J.; Dai, L.; Yu, D.; Shi, J.; Yang, J.; Watanabe, S.; Lu, J. Performance Upper Limit of Sub-10 nm Monolayer MoS<sub>2</sub> Transistors. *Adv. Electron. Mater.* **2016**, *2*, 1600191.

(22) Ortiz-Conde, A.; García Sánchez, F. J.; Liou, J. J.; Cerdeira, A.; Estrada, M.; Yue, Y. A Review of Recent MOSFET Threshold Voltage Extraction Methods. *Microelectron. Reliab.* **2002**, *42*, 583–596.

(23) Chang, H.-Y.; Zhu, W.; Akinwande, D. On the Mobility and Contact Resistance Evaluation for Transistors Based on  $MoS_2$  or Two-Dimensional Semiconducting Atomic Crystals. *Appl. Phys. Lett.* **2014**, *104*, 113504.

(24) Datye, I. M.; Gabourie, A. J.; English, C. D.; Wang, N. C.; Pop, E. Reduction of Hysteresis in  $MoS_2$  Transistors Using Pulsed Voltage Measurements. *IEEE Device Res. Conf.* **2016**, DOI: 10.1109/DRC.2016.7548426.

(25) International Technology Roadmap for Semiconductors (ITRS). High Performance (HP) and Low Power (LP) PIDS Tables. http://www. itrs2.net/itrs-reports.html. Accessed June 1, 2017. (26) Samsudin, K.; Adamu-Lema, F.; Brown, A. R.; Roy, S.; Asenov, A. Combined Sources of Intrinsic Parameter Fluctuations in Sub-25 nm Generation UTB-SOI MOSFETs: A Statistical Simulation Study. *Solid-State Electron.* **2007**, *51*, 611–616.

(27) Yu, Z.; Pan, Y.; Shen, Y.; Wang, Z.; Ong, Z.-Y.; Xu, T.; Xin, R.; Pan, L.; Wang, B.; Sun, L.; Wang, J.; Zhang, G.; Zhang, Y. W.; Shi, Y.; Wang, X. Towards Intrinsic Charge Transport in Monolayer Molybdenum Disulfide by Defect and Interface Engineering. *Nat. Commun.* **2014**, *5*, 5290.

(28) Park, Y.; Baac, H. W.; Heo, J.; Yoo, G. Thermally Activated Trap Charges Responsible for Hysteresis in Multilayer MoS<sub>2</sub> Field-Effect Transistors. *Appl. Phys. Lett.* **2016**, *108*, 083102.

(29) Late, D. J.; Liu, B.; Matte, H. S. S. R.; Dravid, V. P.; Rao, C. N. R. Hysteresis in Single-Layer MoS<sub>2</sub> Field Effect Transistors. *ACS Nano* **2012**, *6*, 5635–5641.

(30) Sze, S. M.; Ng, K. K. *Physics of Semiconductor Devices*, 3rd ed.; John Wiley & Sons: Hoboken, NJ, 2007.

(31) Meyer, S. L. Data Analysis for Scientists and Engineers; John Wiley & Sons: Hoboken, NJ, 1975.

(32) Ghibaudo, G. A New Method for the Extraction of MOSFET Parameters. *Electron. Lett.* **1988**, *24*, 543–545.

(33) English, C. D.; Shine, G.; Dorgan, V. E.; Saraswat, K. C.; Pop, E. Improved Contacts to MoS<sub>2</sub> Field-Effect Transistors by Ultra-High Vacuum Metal Deposition. *Nano Lett.* **2016**, *16*, 3824–3830.

(34) Schmidt, M.; Lemme, M. C.; Gottlob, H. D. B.; Driussi, F.; Selmi, L.; Kurz, H. Mobility Extraction in SOI MOSFETs with Sub 1 nm Body Thickness. *Solid-State Electron.* **2009**, *53*, 1246–1251.

(35) Quereda, J.; Castellanos-Gomez, A.; Agrait, N.; Rubio-Bollinger, G. Single-Layer MoS<sub>2</sub> Roughness and Sliding Friction Quenching by Interaction with Atomically Flat Substrates. *Appl. Phys. Lett.* **2014**, *105*, 053111.

(36) Wakabayashi, N.; Smith, H. G.; Nicklow, R. M. Lattice Dynamics of Hexagonal  $MoS_2$  Studied by Neutron Scattering. *Phys. Rev. B* 1975, 12, 659–663.

(37) Huang, Y. L.; Chen, Y.; Zhang, W.; Quek, S. Y.; Chen, C.-H.; Li, L.-J.; Hsu, W.-T.; Chang, W.-H.; Zheng, Y. J.; Chen, W.; Wee, A. T. S. Bandgap Tunability at Single-Layer Molybdenum Disulphide Grain Boundaries. *Nat. Commun.* **2015**, *6*, 6298.

(38) Yalon, E.; McCellan, C. J.; Smithe, K. K. H.; Muñoz Rojo, M.; Xu, R.; Saurabh, V.; Gabourie, A. J.; Neumann, C. M.; Xiong, F.; Farimani, A. B.; Pop, E. Energy Dissipation in Monolayer MoS<sub>2</sub> Electronics. *Nano Lett.* **2017**, *17*, 3429–3433.

(39) Hao, S.; Yang, B.; Gao, Y. Controllable Growth and Electrostatic Properties of Bernal Stacked Bilayer MoS<sub>2</sub>. *J. Appl. Phys.* **2016**, *120*, 124310.

(40) Jaramillo, T. F.; Jorgensen, K. P.; Bonde, J.; Nielsen, J. H.; Horch, S.; Chorkendorff, I. Identification of Active Edge Sites for Electrochemical  $H_2$  Evolution from MoS<sub>2</sub> Nanocatalysts. *Science* **2007**, *317*, 100–102.

(41) Lin, L.; Li, Z.; Feng, J.; Zhang, Z. Indirect to Direct Band Gap Transition in Ultra-Thin Silicon Films. *Phys. Chem. Chem. Phys.* **2013**, 15, 6063–6067.

(42) Uchida, K.; Takagi, S. Carrier Scattering Induced by Thickness Fluctuation of Silicon-on-Insulator Film in Ultrathin-Body Metal-Oxide-Semiconductor Field-Effect Transistors. *Appl. Phys. Lett.* **2003**, *82*, 2916–2918.

(43) van der Zande, A. M.; Huang, P. Y.; Chenet, D. A.; Berkelbach, T. C.; You, Y.; Lee, G.-H.; Heinz, T. F.; Reichman, D. R.; Muller, D. A.; Hone, J. C. Grains and Grain Boundaries in Highly Crystalline Monolayer Molybdenum Disulphide. *Nat. Mater.* **2013**, *12*, 554–561. (44) Suryavanshi, S. V.; Pop, E. S2DS: Physics-Based Compact Model for Circuit Simulation of Two-Dimensional Semiconductor

Devices Including Non-Idealities. J. Appl. Phys. 2016, 120, 224503. (45) Suryavanshi, S. V.; Pop, E. Stanford 2D Semiconductor (S2DS) Model; Stanford University: Stanford, CA, 2016. https://nanohub.org/ publications/18.

(46) Shulaker, M. M.; Hills, G.; Patil, N.; Wei, H.; Chen, H.-Y.; Wong, H.-S. P.; Mitra, S. Carbon Nanotube Computer. *Nature* **2013**, *501*, 526–530.

(47) Franklin, A. D.; Tulevski, G. S.; Han, S.-J.; Shahrjerdi, D.; et al. Variability in Carbon Nanotube Transistors: Improving Device-to-Device Consistency. *ACS Nano* **2012**, *6*, 1109–1115.

(48) Han, S. J.; Oida, S.; Park, H.; Hannon, J. B.; Tulevski, G. S.; Haensch, W. Carbon Nanotube Complementary Logic Based on Erbium Contacts and Self-Assembled High Purity Solution Tubes. *IEEE Int. Electron Devices Meet.* **2013**, 19.8.1–19.8.4.

## SUPPORTING INFORMATION

# Low Variability in Synthetic Monolayer MoS<sub>2</sub> Devices

*Kirby K.H. Smithe, Saurabh V. Suryavanshi, Miguel Muñoz Rojo, Aria D. Tedjarati, Eric Pop* Department of Electrical Engineering, Stanford University, Stanford, CA 94305, U.S.A. \**Contact: epop@stanford.edu* 

## A. Dry thermal SiO<sub>2</sub> on Si (p<sup>++</sup>) Characterization



**Figure S1.** (a) Example C-V measurement (f = 100 kHz,  $v_{ac} = 30 \text{ mV}$ ) on a 40 nm Au/1 nm Ti/30 nm SiO<sub>2</sub>/500 µm Si (p<sup>++</sup>) MOScap, normalized to its area. The growing depletion capacitance in the p<sup>++</sup> Si causes the <10% reduction in the measured capacitance for negative gate biases at this frequency. For  $V_{DC} > 15$  V, the measured capacitance is above 115 nF/cm<sup>2</sup> and approaches the real value  $C_{ox} \sim 116 \text{ nF/cm}^2$ . (b) Measured gate leakage for the same device shown in Figure 1f, both in absolute µA and normalized to the combined source and drain pad area of  $5 \times 10^3 \text{ µm}^2$  (also showing forward and backward sweeps). The total leakage remains well below  $10^{-4} \text{ A/cm}^2$  for all  $V_{GS}$ , and is over four orders of magnitude below  $I_D$  at  $V_{GS} = 25$  V. All our oxides are grown inhouse at the Stanford Nanofabrication Facility (SNF) using a Thermco oxidation furnace and dry O<sub>2</sub> gas as the oxidant.

## **B. Process Flow for MoS2 FET Fabrication and Measurement**

All feature definition for this work was performed by optical photolithography using a KarlSuss MA-6 Contact Aligner system (365 nm, 15 mW/cm<sup>2</sup>, hard contact mode with a 40  $\mu$ m gap). For metallization steps, Shipley LOL 2000 was applied (60 s @ 3000 rpm) as a liftoff resist before application of SPR 3612 optical photoresist (PR). For the channel definition, only the latter was used. The two etch steps are done in a Materials Research Corporation model 55 reactive ion etcher (RIE), using 20 sccm O<sub>2</sub> at 10 W and a pressure of 20 mTorr. (We attribute the very small RMS surface roughness of our finished devices to this very gentle etch process.) All metallization steps

were performed in a Kurt J. Lesker electron beam metal evaporator at base pressures of  $\sim 5 \times 10^{-8}$  Torr. (The low pressure of contact evaporation is crucial for good contacts.<sup>S1</sup>) Metal liftoff is done by soaking chips in MicroChem Remover PG at room temperature for at least one hour before spraying with acetone and methanol, and blow-drying with N<sub>2</sub>.

The general process flow before measurement is as follows:

- 1. CVD synthesis of large-area MoS<sub>2</sub> nanofabrics on 30 nm SiO<sub>2</sub> on Si as detailed in Ref. S2.
- 2. Define probe pads in PR; etch  $MoS_2$  in pad areas; deposit 2/40 nm Ti/Au; liftoff.
- 3. Define contact regions in PR; deposit 25/25 nm Ag/Au; liftoff.
- 4. Define channel regions in PR; etch exposed MoS<sub>2</sub>; dissolve PR in acetone.
- 5. Mount chip in a Janis vacuum probe station, pump to pressure of  $\sim 2 \times 10^{-5}$  Torr, and perform a two-hour *in-situ* vacuum anneal at 250 °C followed by an overnight cool-down period.
- 6. Measure devices *in-situ* at room temperature ~20 °C, in the same vacuum probe station.

| Measured Quantity                          | Mean ()                              | Standard Deviation (s)                     | $\alpha$ for $\chi^2$ test |
|--------------------------------------------|--------------------------------------|--------------------------------------------|----------------------------|
| Linear V <sub>T</sub>                      | -1.78 V                              | 1.05 V                                     | 0.02                       |
| Constant-current V <sub>T</sub>            | -7.42 V                              | 1.79 V                                     | 0.46                       |
| $\sqrt{I_{ m D}} V_{ m T}$                 | -7.06 V                              | 2.17 V                                     | 10-5                       |
| Y-function $V_{\rm T}$                     | -0.51 V                              | 0.99 V                                     | 0.37                       |
| Linear $\Delta V_{\rm T}$                  | 0.16 V                               | 0.12 V                                     | 10-3                       |
| nt                                         | $1.1 \times 10^{11} \text{ cm}^{-2}$ | $0.9 \times 10^{11} \text{ cm}^{-2}$       | 10-3                       |
| $\log_{10}(H)$                             | -0.8885                              | 0.2246                                     | 0.1                        |
| $\log_{10}(I_{\text{MAX}}/I_{\text{MIN}})$ | 6.6813                               | 0.4015                                     | 10-7                       |
| $\mu_{	ext{FE}}$                           | $34.2 \text{ cm}^2/\text{V/s}$       | $3.6 \text{ cm}^2/\text{V/s}$              | 0.13                       |
| $\mu_{ m Y}$                               | $38.2 \text{ cm}^2/\text{V/s}$       | $4.4 \text{ cm}^2/\text{V/s}$              | 0.34                       |
| R <sub>CY</sub>                            | 3.0 kΩ·µm                            | $0.7 \ \mathrm{k}\Omega\cdot\mu\mathrm{m}$ | 10-4                       |
| W                                          | 11.74 μm                             | 0.13 μm                                    | 10 <sup>-21</sup>          |

C. Additional Statistical Data for V<sub>DS</sub> = 1.0 V

**Table S1.** Means and standard deviations for all values extracted in this study at  $V_{\text{DS}} = 1.0$  V. We recall that the  $V_{\text{T}}$  here is representative of the  $t_{\text{ox}} = 30$  nm oxide thickness. Different equivalent oxide thickness (EOT) will rescale the  $V_{\text{T}}$  by the ratio EOT/ $t_{\text{ox}}$ .



**Figure S2.** Statistical data representations for different  $V_T$  extractions. (a) Histograms and Gaussian fits of  $V_T$  extracted by the  $\sqrt{I_D}$  (yellow) and Y-function (purple) methods. (b) Box-and-whisker plots of all four extractions, showing that standard deviations for the linear extrapolation and Y-function methods are smaller than those for  $\sqrt{I_D}$  and constant-current. (c) Cumulative distribution function (CDF) plots of the same data in (a), with Gaussian fits (black lines). The goodness-of-fit is more easily visualized in this plot. (d) CDF plots of the data shown in Figure 2a.



**Figure S3.** Additional representations of estimated density of charge traps  $n_t$ . (a) Box-and-whisker plot, and (b) CDF plot.



**Figure S4.** Additional representations of hysteresis extractions. (a) A mock- $I_D$ - $V_{GS}$  sweep with over-exaggerated hysteresis, showing how we extract  $\Delta V_T$  and H. (b)  $\Delta V_T$  as measured by linear extrapolation between the forward and backward  $I_D$ - $V_{GS}$  sweep. These data correspond directly to Figure 2b of the main text by  $n_t = \Delta V_T C_{ox}/q$ . (c) Box-and-whisker plots of  $\Delta V_T$  and the maximum measured hysteresis as taken between all points in the linear region of the forward and backward  $I_D$ - $V_{GS}$  sweeps. Given the definitions in (a), it is unsurprising that typical values for H would be less than that for  $\Delta V_T$ . (d) CDF plots of the same data in (c) along with Gaussian and lognormal fits (lines) for  $\Delta V_T$  and H, respectively.

It should be pointed out that, despite all values for *H* being positive as expected, 5% of the extractions for  $\Delta V_T$  are negative. This is an artifact of the extraction methodology combined with the fact that the hysteresis in our devices is indeed quite small. For any particular extraction of the forward and backward values for  $V_T$ , the 95% confidence intervals in the extraction (with the coefficient of determination  $r^2 \ge 0.99999$ ) overlap by 95%. Loosely put, there is a 95% chance that the two values are the same, to 95% certainty in our measurement. This results in the error bars on either side of any one  $\Delta V_T$  data point in Figures S4b-d being 20–25% greater than the mean value, which would ideally be zero. This highlights the importance of taking measurements on large numbers of data and running statistics. A more strict interpretation of the statistics will only lead to the conclusion that, in addition to  $\Delta V_T$  being very small, we can only be 95% certain that the population mean  $\mu_{\Delta VT}$  is indeed positive. Compare to Figure S11e, where all extractions for  $\Delta V_T$  and  $n_t$  are positive.



**Figure S5.** Additional representations of  $I_{\text{max}}/I_{\text{min}}$ . (a) CDF and (b) log-scale histogram plot. We choose the notation  $I_{\text{max}}/I_{\text{min}}$  instead of  $I_{\text{on}}/I_{\text{off}}$  because (1) this is simply the ratio of the highest to lowest measured current for each device, which could be different dependent upon  $V_{\text{T}}$  and measurement range of  $V_{\text{GS}}$ , and (2) on- and off-currents ( $I_{\text{on}}$ ,  $I_{\text{off}}$ ) are set by choosing voltage rails in e.g. a circuit, which we do not have here. Thus the term  $I_{\text{on}}/I_{\text{off}}$  is not well defined in this context.



**Figure S6.** Additional representations of mobility extractions. (a) Box-and-whisker plot showing  $\mu_{\text{FE}}$ ,  $\mu_{\text{Y}}$ , and  $\mu_{\text{eff}}$  from the pTLM with 95% confidence intervals. (b) CDF plots for  $\mu_{\text{FE}}$  (orange) and  $\mu_{\text{Y}}$  (purple).



**Figure S7.** Histograms for geometry values as measured by SEM. (a) *W* is observed to be Gaussian with a standard deviation of 0.13  $\mu$ m. (b) The histogram for device lengths *L* is trimodal since there were three nominal device lengths measured on the chip. Each distribution is itself Gaussian.



**Figure S8.** Extractions for  $\mu_{FE}$  assuming that *L* and *W* are their mean values for each device. (a) While the mean is exactly the same, the variance of the histogram for  $\mu_{FE}$  can be seen to increase slightly with this assumption. The coefficient of variation (CV) only increases slightly due to *L* and *W* having such small variances. (b) CDF plot of the data in (a), which may be contrasted to the orange data in Figure S6b.



**Figure S9**. The histogram for  $R_{CY}$  shows a mean near 3.0 k $\Omega$ ·µm.



**Figure S10.** (a) pTLM analysis for  $V_{\rm DS} = 1.0$  V. (b)  $R_{\rm C} = 2.1 \pm 2.7$  k $\Omega \cdot \mu m$  at  $n = 1.6 \times 10^{13}$  cm<sup>-2</sup>. Inset:  $\mu_{\rm eff} = 34.7 \pm 2.8$  cm<sup>2</sup>/V/s. Colors represent increasing carrier density.

| Measured Quantity                    | Mean ()                              | Standard Deviation (s)                | $\alpha$ for $\chi^2$ test |
|--------------------------------------|--------------------------------------|---------------------------------------|----------------------------|
| Linear V <sub>T</sub>                | -2.36 V                              | 1.08 V                                | 0.04                       |
| Constant-current V <sub>T</sub>      | -2.06 V                              | 1.56 V                                | 0.02                       |
| $\sqrt{I_{ m D}} V_{ m T}$           | -7.61 V                              | 2.10 V                                | 10-3                       |
| Y-function $V_{\rm T}$               | -1.13 V                              | 1.10 V                                | 0.16                       |
| Linear $\Delta V_{\rm T}$            | 0.29 V                               | 0.09 V                                | 10-4                       |
| nt                                   | $2.1 \times 10^{11} \text{ cm}^{-2}$ | $0.6 \times 10^{11} \mathrm{cm}^{-2}$ | 10-4                       |
| $\log_{10}(H)$                       | -0.6745                              | 0.1305                                | 0.1                        |
| $\log_{10}(I_{\rm max}/I_{\rm min})$ | 5.8623                               | 0.2513                                | 10-4                       |
| $\mu_{	ext{FE}}$                     | $34.4 \text{ cm}^2/\text{V/s}$       | $3.9 \text{ cm}^2/\text{V/s}$         | 0.16                       |
| $\mu_{ m Y}$                         | $37.8 \text{ cm}^2/\text{V/s}$       | $4.7 \text{ cm}^2/\text{V/s}$         | 0.08                       |
| R <sub>CY</sub>                      | 2.9 kΩ·µm                            | 0.9 kΩ·μm                             | 10-7                       |

**D.** Additional Statistical Data for *V*<sub>DS</sub> = 0.1 V

**Table S2.** Means and standard deviations for all values extracted in this study at  $V_{DS} = 0.1$  V. Compare with Table S1 values extracted at  $V_{DS} = 1.0$  V.



**Figure S11.** Statistical data representations for the different  $V_T$  extractions,  $\Delta V_T$ ,  $n_t$ , and H all for  $V_{DS} = 0.1$  V. (a)–(c) Histograms and Gaussian fits of  $V_T$  as extracted by the four methods previously mentioned. (d) and (e)  $\Delta V_T$  and  $n_t$  histograms, related by  $n_t = \Delta V_T C_{ox}/q$ . Note that all values of  $\Delta V_T$  are positive in this case, as is generally expected. (f) Histogram of measured hysteresis H, which is again lognormal. All values are consistent with those extracted for  $V_{DS} = 1.0$  V in Figure 2.



**Figure S12.** Histograms for  $V_{\text{DS}} = 0.1$  V. (a) Histograms and lognormal fit of  $I_{\text{max}}/I_{\text{min}}$ . Note that these values have fallen by approximately one order of magnitude compared to  $V_{\text{DS}} = 1.0$  V (see Figure 2d in main text), since these devices are operating in triode and contact resistance is relatively small. (b)  $\mu_{\text{FE}}$  values are again the same as for  $V_{\text{DS}} = 1.0$  V (Figure 2e). (c) and (d), mobility and contact resistance as extracted from the Y-function method (compare to Figure 2f at  $V_{\text{DS}} = 1.0$  V).

# **E. Extractions Using the Y-Function Method**

As expounded in Ref. S3, mobility can be estimated from the Y-function,  $Y = I_D / \sqrt{g_m}$ , by the expression  $\mu_Y = \left(\frac{Y}{V_{GS} - V_T}\right)^2 \left(\frac{L}{WC_{ox}V_{DS}}\right)$ , where  $V_T$  is estimated by linear extrapolation from a plot of *Y* vs.  $V_{GS}$  rather than  $I_D$  vs.  $V_{GS}$ . Further, an upper bound on the minimum single-contact resistance in the strong inversion regime can be estimated by  $R_{CY}W \approx \frac{\theta L}{2C_{ox}\mu_Y}$ , where  $\theta$  is a  $V_{GS}$ -dependent attenuation factor with units of  $V^{-1}$  in the expression  $I_D = \frac{\mu_Y}{1 + \theta(V_{GS} - V_T)}C_{ox}\frac{W}{L}(V_{GS} - V_T)V_{DS}$ . From these equations, we calculate  $\mu_Y = 38.2 \pm 8.8$  cm<sup>2</sup>/V/s and  $R_{CY}W = 3.0 \pm 1.4$  k $\Omega$ ·µm for  $V_{DS} = 1.0$  V.

# F. International Technology Roadmap (ITRS) specifications

In simulations, we optimize the flat band voltage of the top gate ( $V_{\text{FB}}$ ) for each channel length such that the  $I_{\text{off}}$  (at  $V_{\text{GS}} = 0$ ,  $V_{\text{DS}} = V_{\text{DD}}$ ) = 100 nA/µm. Other device parameters used are as per ITRS<sup>S4</sup> specifications as shown in the table below.

| L (nm) | t <sub>ox</sub> (nm) | VDD (V) | $R_{C} (\Omega \cdot \mu m)$ |
|--------|----------------------|---------|------------------------------|
| 16     | 0.8                  | 0.86    | 188                          |
| 32     | 1.1                  | 1.1     | 180                          |
| 65     | 1.3                  | 1.2     | 190                          |
| 500    | 5.0                  | 3.3     | 200                          |

**Table S3.** The device parameters used to simulate MoS<sub>2</sub> transistors with ITRS specifications.<sup>S4</sup>

# **G.** Monte Carlo simulations of standard cells





2-input NAND gate

2-input NOR gate

Figure S13. Schematic for 2-input NAND and NOR gate



**Figure S14.** (a) to (f) show Monte Carlo simulations of fall time ( $\tau_{\text{Fall}}$ ) and rise time ( $\tau_{\text{Rise}}$ ) of NOR2 for 16 nm and 65 nm technology nodes respectively. We have normalized the rise time and fall time for each channel length with respective mean values. The performance corners [NFET-PFET: Fast-Fast (FF), Slow-Slow (SS), Fast-Slow (FS) and Slow-Fast (SF)] are calculated for  $\langle \mu_{\text{FE}} \rangle \pm 2s_{\mu\text{FE}}$ . The simulated values for the performance corners are shown in red diamonds.

# **Supplementary References**

- (S1) English, C. D.; Shine, G.; Dorgan, V. E.; Saraswat, K. C.; Pop, E. Improved Contacts to MoS<sub>2</sub> Field-Effect Transistors by Ultra-High Vacuum Metal Deposition. *Nano Lett.* 2016, 16, 3824–3830.
- (S2) Smithe, K. K. H.; English, C. D.; Suryavanshi, S. V; Pop, E. Intrinsic Electrical Transport and Performance Projections of Synthetic Monolayer MoS<sub>2</sub> Devices. 2D Mater. 2017, 4, 011009.
- (S3) Chang, H.-Y.; Zhu, W.; Akinwande, D. On the Mobility and Contact Resistance Evaluation for Transistors Based on MoS<sub>2</sub> or Two-Dimensional Semiconducting Atomic Crystals. *Appl. Phys. Lett.* 2014, 104, 113504.
- (S4) International Technology Roadmap for Semiconductors (ITRS). High Performance (HP) and Low Power (LP) PIDS Tables. URL: <a href="http://www.itrs2.net/itrs-reports.html">http://www.itrs2.net/itrs-reports.html</a>.